51 #if !(defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) 307 #define __CM7_REV 0x0000 308 #define __MPU_PRESENT 1 309 #define __NVIC_PRIO_BITS 3 310 #define __FPU_PRESENT 1 312 #define __ICACHE_PRESENT 1 313 #define __DCACHE_PRESENT 1 314 #define __DTCM_PRESENT 1 315 #define __ITCM_PRESENT 1 316 #define __Vendor_SysTickConfig 0 317 #define __SAM_M7_REVB 0 324 #if !defined DONT_USE_CMSIS_INIT 439 #define ID_UART0 ( 7) 440 #define ID_UART1 ( 8) 443 #define ID_USART0 (13) 444 #define ID_USART1 (14) 445 #define ID_USART2 (15) 447 #define ID_HSMCI (18) 448 #define ID_TWIHS0 (19) 449 #define ID_TWIHS1 (20) 455 #define ID_AFEC0 (29) 460 #define ID_USBHS (34) 461 #define ID_MCAN0 (35) 462 #define ID_MCAN1 (37) 464 #define ID_AFEC1 (40) 465 #define ID_TWIHS2 (41) 467 #define ID_UART2 (44) 468 #define ID_UART3 (45) 469 #define ID_UART4 (46) 475 #define ID_XDMAC (58) 478 #define ID_RSWDT (63) 481 #define ID_PERIPH_COUNT (74) 490 #if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) 491 #define HSMCI (0x40000000U) 492 #define SSC (0x40004000U) 493 #define SPI0 (0x40008000U) 494 #define TC0 (0x4000C000U) 495 #define TWIHS0 (0x40018000U) 496 #define TWIHS1 (0x4001C000U) 497 #define PWM0 (0x40020000U) 498 #define USART0 (0x40024000U) 499 #define USART1 (0x40028000U) 500 #define USART2 (0x4002C000U) 501 #define MCAN0 (0x40030000U) 502 #define MCAN1 (0x40034000U) 503 #define USBHS (0x40038000U) 504 #define AFEC0 (0x4003C000U) 505 #define DACC (0x40040000U) 506 #define ACC (0x40044000U) 507 #define ICM (0x40048000U) 508 #define ISI (0x4004C000U) 509 #define GMAC (0x40050000U) 510 #define TC3 (0x40054000U) 511 #define PWM1 (0x4005C000U) 512 #define TWIHS2 (0x40060000U) 513 #define AFEC1 (0x40064000U) 514 #define AES (0x4006C000U) 515 #define TRNG (0x40070000U) 516 #define XDMAC (0x40078000U) 517 #define QSPI (0x4007C000U) 518 #define MATRIX (0x40088000U) 519 #define UTMI (0x400E0400U) 520 #define PMC (0x400E0600U) 521 #define UART0 (0x400E0800U) 522 #define CHIPID (0x400E0940U) 523 #define UART1 (0x400E0A00U) 524 #define EFC (0x400E0C00U) 525 #define PIOA (0x400E0E00U) 526 #define PIOB (0x400E1000U) 527 #define PIOD (0x400E1400U) 528 #define RSTC (0x400E1800U) 529 #define SUPC (0x400E1810U) 530 #define RTT (0x400E1830U) 531 #define WDT (0x400E1850U) 532 #define RTC (0x400E1860U) 533 #define GPBR (0x400E1890U) 534 #define RSWDT (0x400E1900U) 535 #define UART2 (0x400E1A00U) 536 #define UART3 (0x400E1C00U) 537 #define UART4 (0x400E1E00U) 539 #define HSMCI ((Hsmci *)0x40000000U) 540 #define SSC ((Ssc *)0x40004000U) 541 #define SPI0 ((Spi *)0x40008000U) 542 #define TC0 ((Tc *)0x4000C000U) 543 #define TWIHS0 ((Twihs *)0x40018000U) 544 #define TWIHS1 ((Twihs *)0x4001C000U) 545 #define PWM0 ((Pwm *)0x40020000U) 546 #define USART0 ((Usart *)0x40024000U) 547 #define USART1 ((Usart *)0x40028000U) 548 #define USART2 ((Usart *)0x4002C000U) 549 #define MCAN0 ((Mcan *)0x40030000U) 550 #define MCAN1 ((Mcan *)0x40034000U) 551 #define USBHS ((Usbhs *)0x40038000U) 552 #define AFEC0 ((Afec *)0x4003C000U) 553 #define DACC ((Dacc *)0x40040000U) 554 #define ACC ((Acc *)0x40044000U) 555 #define ICM ((Icm *)0x40048000U) 556 #define ISI ((Isi *)0x4004C000U) 557 #define GMAC ((Gmac *)0x40050000U) 558 #define TC3 ((Tc *)0x40054000U) 559 #define PWM1 ((Pwm *)0x4005C000U) 560 #define TWIHS2 ((Twihs *)0x40060000U) 561 #define AFEC1 ((Afec *)0x40064000U) 562 #define AES ((Aes *)0x4006C000U) 563 #define TRNG ((Trng *)0x40070000U) 564 #define XDMAC ((Xdmac *)0x40078000U) 565 #define QSPI ((Qspi *)0x4007C000U) 566 #define MATRIX ((Matrix *)0x40088000U) 567 #define UTMI ((Utmi *)0x400E0400U) 568 #define PMC ((Pmc *)0x400E0600U) 569 #define UART0 ((Uart *)0x400E0800U) 570 #define CHIPID ((Chipid *)0x400E0940U) 571 #define UART1 ((Uart *)0x400E0A00U) 572 #define EFC ((Efc *)0x400E0C00U) 573 #define PIOA ((Pio *)0x400E0E00U) 574 #define PIOB ((Pio *)0x400E1000U) 575 #define PIOD ((Pio *)0x400E1400U) 576 #define RSTC ((Rstc *)0x400E1800U) 577 #define SUPC ((Supc *)0x400E1810U) 578 #define RTT ((Rtt *)0x400E1830U) 579 #define WDT ((Wdt *)0x400E1850U) 580 #define RTC ((Rtc *)0x400E1860U) 581 #define GPBR ((Gpbr *)0x400E1890U) 582 #define RSWDT ((Rswdt *)0x400E1900U) 583 #define UART2 ((Uart *)0x400E1A00U) 584 #define UART3 ((Uart *)0x400E1C00U) 585 #define UART4 ((Uart *)0x400E1E00U) 602 #define IFLASH_SIZE (0x200000u) 603 #define IFLASH_PAGE_SIZE (512u) 604 #define IFLASH_LOCK_REGION_SIZE (8192u) 605 #define IFLASH_NB_OF_PAGES (4096u) 606 #define IFLASH_NB_OF_LOCK_BITS (128u) 607 #define IRAM_SIZE (0x60000u) 609 #define QSPIMEM_ADDR (0x80000000u) 610 #define AXIMX_ADDR (0xA0000000u) 611 #define ITCM_ADDR (0x00000000u) 612 #define IFLASH_ADDR (0x00400000u) 613 #define IROM_ADDR (0x00800000u) 614 #define DTCM_ADDR (0x20000000u) 615 #define IRAM_ADDR (0x20400000u) 621 #define CHIP_JTAGID (0x05B3D03FUL) 622 #define CHIP_CIDR (0xA1020E00UL) 623 #define CHIP_EXID (0x00000001UL) 632 #define CHIP_FREQ_SLCK_RC_MIN (20000UL) 633 #define CHIP_FREQ_SLCK_RC (32000UL) 634 #define CHIP_FREQ_SLCK_RC_MAX (44000UL) 635 #define CHIP_FREQ_MAINCK_RC_4MHZ (4000000UL) 636 #define CHIP_FREQ_MAINCK_RC_8MHZ (8000000UL) 637 #define CHIP_FREQ_MAINCK_RC_12MHZ (12000000UL) 638 #define CHIP_FREQ_CPU_MAX (300000000UL) 639 #define CHIP_FREQ_XTAL_32K (32768UL) 640 #define CHIP_FREQ_XTAL_12M (12000000UL) 643 #define CHIP_FREQ_FWS_0 (23000000UL) 644 #define CHIP_FREQ_FWS_1 (46000000UL) 645 #define CHIP_FREQ_FWS_2 (69000000UL) 646 #define CHIP_FREQ_FWS_3 (92000000UL) 647 #define CHIP_FREQ_FWS_4 (115000000UL) 648 #define CHIP_FREQ_FWS_5 (138000000UL) 649 #define CHIP_FREQ_FWS_6 (150000000UL)
void * pfnBusFault_Handler
void TWIHS0_Handler(void)
void DebugMon_Handler(void)
void MCAN0_INT1_Handler(void)
void PendSV_Handler(void)
void * pfnHardFault_Handler
void TWIHS1_Handler(void)
void * pfnMCAN1_INT0_Handler
void Reset_Handler(void)
This is the code that gets called on processor reset. To initialize the device, and call the main() r...
void TWIHS2_Handler(void)
void BusFault_Handler(void)
void * pfnMemManage_Handler
void MCAN1_INT1_Handler(void)
void * pfnDebugMon_Handler
void USART2_Handler(void)
void AFEC1_Handler(void)
Interrupt handler for AFEC1.
CMSIS Cortex-M7 Core Peripheral Access Layer Header File.
void * pfnSysTick_Handler
void * pfnReserved2_Handler
void AFEC0_Handler(void)
Interrupt handler for AFEC0.
void * pfnReserved4_Handler
void UsageFault_Handler(void)
void MCAN0_INT0_Handler(void)
void USART0_Handler(void)
void MCAN1_INT0_Handler(void)
void GMAC_Q2_Handler(void)
void * pfnMCAN1_INT1_Handler
void USART1_Handler(void)
void * pfnGMAC_Q1_Handler
void * pfnUsageFault_Handler
void GMAC_Q1_Handler(void)
void * pfnGMAC_Q2_Handler
void * pfnMCAN0_INT0_Handler
void * pfnMCAN0_INT1_Handler
void MemManage_Handler(void)
void * pfnReserved3_Handler
void * pfnReserved5_Handler
void SysTick_Handler(void)
struct _DeviceVectors DeviceVectors
void * pfnReserved1_Handler
void HardFault_Handler(void)