
Go to the source code of this file.
Macros | |
| #define | REG_AFEC0_ACR (*(__IO uint32_t*)0x4003C094U) | 
| (AFEC0) AFEC Analog Control Register  More... | |
| #define | REG_AFEC0_CDR (*(__I uint32_t*)0x4003C068U) | 
| (AFEC0) AFEC Channel Data Register  More... | |
| #define | REG_AFEC0_CECR (*(__IO uint32_t*)0x4003C0D8U) | 
| (AFEC0) AFEC Channel Error Correction Register  More... | |
| #define | REG_AFEC0_CGR (*(__IO uint32_t*)0x4003C054U) | 
| (AFEC0) AFEC Channel Gain Register  More... | |
| #define | REG_AFEC0_CHDR (*(__O uint32_t*)0x4003C018U) | 
| (AFEC0) AFEC Channel Disable Register  More... | |
| #define | REG_AFEC0_CHER (*(__O uint32_t*)0x4003C014U) | 
| (AFEC0) AFEC Channel Enable Register  More... | |
| #define | REG_AFEC0_CHSR (*(__I uint32_t*)0x4003C01CU) | 
| (AFEC0) AFEC Channel Status Register  More... | |
| #define | REG_AFEC0_COCR (*(__IO uint32_t*)0x4003C06CU) | 
| (AFEC0) AFEC Channel Offset Compensation Register  More... | |
| #define | REG_AFEC0_COSR (*(__IO uint32_t*)0x4003C0D0U) | 
| (AFEC0) AFEC Correction Select Register  More... | |
| #define | REG_AFEC0_CR (*(__O uint32_t*)0x4003C000U) | 
| (AFEC0) AFEC Control Register  More... | |
| #define | REG_AFEC0_CSELR (*(__IO uint32_t*)0x4003C064U) | 
| (AFEC0) AFEC Channel Selection Register  More... | |
| #define | REG_AFEC0_CVR (*(__IO uint32_t*)0x4003C0D4U) | 
| (AFEC0) AFEC Correction Values Register  More... | |
| #define | REG_AFEC0_CWR (*(__IO uint32_t*)0x4003C050U) | 
| (AFEC0) AFEC Compare Window Register  More... | |
| #define | REG_AFEC0_DIFFR (*(__IO uint32_t*)0x4003C060U) | 
| (AFEC0) AFEC Channel Differential Register  More... | |
| #define | REG_AFEC0_EMR (*(__IO uint32_t*)0x4003C008U) | 
| (AFEC0) AFEC Extended Mode Register  More... | |
| #define | REG_AFEC0_IDR (*(__O uint32_t*)0x4003C028U) | 
| (AFEC0) AFEC Interrupt Disable Register  More... | |
| #define | REG_AFEC0_IER (*(__O uint32_t*)0x4003C024U) | 
| (AFEC0) AFEC Interrupt Enable Register  More... | |
| #define | REG_AFEC0_IMR (*(__I uint32_t*)0x4003C02CU) | 
| (AFEC0) AFEC Interrupt Mask Register  More... | |
| #define | REG_AFEC0_ISR (*(__I uint32_t*)0x4003C030U) | 
| (AFEC0) AFEC Interrupt Status Register  More... | |
| #define | REG_AFEC0_LCDR (*(__I uint32_t*)0x4003C020U) | 
| (AFEC0) AFEC Last Converted Data Register  More... | |
| #define | REG_AFEC0_MR (*(__IO uint32_t*)0x4003C004U) | 
| (AFEC0) AFEC Mode Register  More... | |
| #define | REG_AFEC0_OVER (*(__I uint32_t*)0x4003C04CU) | 
| (AFEC0) AFEC Overrun Status Register  More... | |
| #define | REG_AFEC0_SEQ1R (*(__IO uint32_t*)0x4003C00CU) | 
| (AFEC0) AFEC Channel Sequence 1 Register  More... | |
| #define | REG_AFEC0_SEQ2R (*(__IO uint32_t*)0x4003C010U) | 
| (AFEC0) AFEC Channel Sequence 2 Register  More... | |
| #define | REG_AFEC0_SHMR (*(__IO uint32_t*)0x4003C0A0U) | 
| (AFEC0) AFEC Sample & Hold Mode Register  More... | |
| #define | REG_AFEC0_TEMPCWR (*(__IO uint32_t*)0x4003C074U) | 
| (AFEC0) AFEC Temperature Compare Window Register  More... | |
| #define | REG_AFEC0_TEMPMR (*(__IO uint32_t*)0x4003C070U) | 
| (AFEC0) AFEC Temperature Sensor Mode Register  More... | |
| #define | REG_AFEC0_VERSION (*(__I uint32_t*)0x4003C0FCU) | 
| (AFEC0) AFEC Version Register  More... | |
| #define | REG_AFEC0_WPMR (*(__IO uint32_t*)0x4003C0E4U) | 
| (AFEC0) AFEC Write Protection Mode Register  More... | |
| #define | REG_AFEC0_WPSR (*(__I uint32_t*)0x4003C0E8U) | 
| (AFEC0) AFEC Write Protection Status Register  More... | |
Copyright (c) 2015-2018 Microchip Technology Inc. and its subsidiaries.
Definition in file afec0.h.
| #define REG_AFEC0_ACR (*(__IO uint32_t*)0x4003C094U) | 
| #define REG_AFEC0_CDR (*(__I uint32_t*)0x4003C068U) | 
| #define REG_AFEC0_CECR (*(__IO uint32_t*)0x4003C0D8U) | 
| #define REG_AFEC0_CGR (*(__IO uint32_t*)0x4003C054U) | 
| #define REG_AFEC0_CHDR (*(__O uint32_t*)0x4003C018U) | 
| #define REG_AFEC0_CHER (*(__O uint32_t*)0x4003C014U) | 
| #define REG_AFEC0_CHSR (*(__I uint32_t*)0x4003C01CU) | 
| #define REG_AFEC0_COCR (*(__IO uint32_t*)0x4003C06CU) | 
| #define REG_AFEC0_COSR (*(__IO uint32_t*)0x4003C0D0U) | 
| #define REG_AFEC0_CR (*(__O uint32_t*)0x4003C000U) | 
| #define REG_AFEC0_CSELR (*(__IO uint32_t*)0x4003C064U) | 
| #define REG_AFEC0_CVR (*(__IO uint32_t*)0x4003C0D4U) | 
| #define REG_AFEC0_CWR (*(__IO uint32_t*)0x4003C050U) | 
| #define REG_AFEC0_DIFFR (*(__IO uint32_t*)0x4003C060U) | 
| #define REG_AFEC0_EMR (*(__IO uint32_t*)0x4003C008U) | 
| #define REG_AFEC0_IDR (*(__O uint32_t*)0x4003C028U) | 
| #define REG_AFEC0_IER (*(__O uint32_t*)0x4003C024U) | 
| #define REG_AFEC0_IMR (*(__I uint32_t*)0x4003C02CU) | 
| #define REG_AFEC0_ISR (*(__I uint32_t*)0x4003C030U) | 
| #define REG_AFEC0_LCDR (*(__I uint32_t*)0x4003C020U) | 
| #define REG_AFEC0_MR (*(__IO uint32_t*)0x4003C004U) | 
| #define REG_AFEC0_OVER (*(__I uint32_t*)0x4003C04CU) | 
| #define REG_AFEC0_SEQ1R (*(__IO uint32_t*)0x4003C00CU) | 
| #define REG_AFEC0_SEQ2R (*(__IO uint32_t*)0x4003C010U) | 
| #define REG_AFEC0_SHMR (*(__IO uint32_t*)0x4003C0A0U) | 
| #define REG_AFEC0_TEMPCWR (*(__IO uint32_t*)0x4003C074U) | 
| #define REG_AFEC0_TEMPMR (*(__IO uint32_t*)0x4003C070U) | 
| #define REG_AFEC0_VERSION (*(__I uint32_t*)0x4003C0FCU) | 
| #define REG_AFEC0_WPMR (*(__IO uint32_t*)0x4003C0E4U) |