Modules | |
CMSIS Definitions | |
Peripheral Software API | |
Registers Access Definitions | |
Peripheral Ids Definitions | |
Peripheral Base Address Definitions | |
Peripheral Pio Definitions | |
Macros | |
#define | AXIMX_ADDR (0xA0000000u) |
#define | CHIP_CIDR (0xA1020C01UL) |
#define | CHIP_EXID (0x00000001UL) |
#define | CHIP_FREQ_CPU_MAX (300000000UL) |
#define | CHIP_FREQ_FWS_0 (23000000UL) |
Maximum operating frequency when FWS is 0. More... | |
#define | CHIP_FREQ_FWS_1 (46000000UL) |
Maximum operating frequency when FWS is 1. More... | |
#define | CHIP_FREQ_FWS_2 (69000000UL) |
Maximum operating frequency when FWS is 2. More... | |
#define | CHIP_FREQ_FWS_3 (92000000UL) |
Maximum operating frequency when FWS is 3. More... | |
#define | CHIP_FREQ_FWS_4 (115000000UL) |
Maximum operating frequency when FWS is 4. More... | |
#define | CHIP_FREQ_FWS_5 (138000000UL) |
Maximum operating frequency when FWS is 5. More... | |
#define | CHIP_FREQ_FWS_6 (150000000UL) |
Maximum operating frequency when FWS is 6. More... | |
#define | CHIP_FREQ_MAINCK_RC_12MHZ (12000000UL) |
#define | CHIP_FREQ_MAINCK_RC_4MHZ (4000000UL) |
#define | CHIP_FREQ_MAINCK_RC_8MHZ (8000000UL) |
#define | CHIP_FREQ_SLCK_RC (32000UL) |
#define | CHIP_FREQ_SLCK_RC_MAX (44000UL) |
#define | CHIP_FREQ_SLCK_RC_MIN (20000UL) |
#define | CHIP_FREQ_XTAL_12M (12000000UL) |
#define | CHIP_FREQ_XTAL_32K (32768UL) |
#define | CHIP_JTAGID (0x05B3D03FUL) |
#define | DTCM_ADDR (0x20000000u) |
#define | IFLASH_ADDR (0x00400000u) |
#define | IFLASH_LOCK_REGION_SIZE (8192u) |
#define | IFLASH_NB_OF_LOCK_BITS (64u) |
#define | IFLASH_NB_OF_PAGES (2048u) |
#define | IFLASH_PAGE_SIZE (512u) |
#define | IFLASH_SIZE (0x100000u) |
#define | IRAM_ADDR (0x20400000u) |
#define | IRAM_SIZE (0x60000u) |
#define | IROM_ADDR (0x00800000u) |
#define | ITCM_ADDR (0x00000000u) |
#define | QSPIMEM_ADDR (0x80000000u) |
This file defines all structures and symbols for SAME70N20B:
#define AXIMX_ADDR (0xA0000000u) |
AXI Bus Matrix base address
Definition at line 625 of file same70n20b.h.
#define CHIP_CIDR (0xA1020C01UL) |
Definition at line 637 of file same70n20b.h.
#define CHIP_EXID (0x00000001UL) |
Definition at line 638 of file same70n20b.h.
#define CHIP_FREQ_CPU_MAX (300000000UL) |
Definition at line 653 of file same70n20b.h.
#define CHIP_FREQ_FWS_0 (23000000UL) |
Maximum operating frequency when FWS is 0.
Definition at line 658 of file same70n20b.h.
#define CHIP_FREQ_FWS_1 (46000000UL) |
Maximum operating frequency when FWS is 1.
Definition at line 659 of file same70n20b.h.
#define CHIP_FREQ_FWS_2 (69000000UL) |
Maximum operating frequency when FWS is 2.
Definition at line 660 of file same70n20b.h.
#define CHIP_FREQ_FWS_3 (92000000UL) |
Maximum operating frequency when FWS is 3.
Definition at line 661 of file same70n20b.h.
#define CHIP_FREQ_FWS_4 (115000000UL) |
Maximum operating frequency when FWS is 4.
Definition at line 662 of file same70n20b.h.
#define CHIP_FREQ_FWS_5 (138000000UL) |
Maximum operating frequency when FWS is 5.
Definition at line 663 of file same70n20b.h.
#define CHIP_FREQ_FWS_6 (150000000UL) |
Maximum operating frequency when FWS is 6.
Definition at line 664 of file same70n20b.h.
#define CHIP_FREQ_MAINCK_RC_12MHZ (12000000UL) |
Definition at line 652 of file same70n20b.h.
#define CHIP_FREQ_MAINCK_RC_4MHZ (4000000UL) |
Definition at line 650 of file same70n20b.h.
#define CHIP_FREQ_MAINCK_RC_8MHZ (8000000UL) |
Definition at line 651 of file same70n20b.h.
#define CHIP_FREQ_SLCK_RC (32000UL) |
Definition at line 648 of file same70n20b.h.
#define CHIP_FREQ_SLCK_RC_MAX (44000UL) |
Definition at line 649 of file same70n20b.h.
#define CHIP_FREQ_SLCK_RC_MIN (20000UL) |
Definition at line 647 of file same70n20b.h.
#define CHIP_FREQ_XTAL_12M (12000000UL) |
Definition at line 655 of file same70n20b.h.
#define CHIP_FREQ_XTAL_32K (32768UL) |
Definition at line 654 of file same70n20b.h.
#define CHIP_JTAGID (0x05B3D03FUL) |
Definition at line 636 of file same70n20b.h.
#define DTCM_ADDR (0x20000000u) |
Data Tightly Coupled Memory base address
Definition at line 629 of file same70n20b.h.
#define IFLASH_ADDR (0x00400000u) |
Internal Flash base address
Definition at line 627 of file same70n20b.h.
#define IFLASH_LOCK_REGION_SIZE (8192u) |
Definition at line 619 of file same70n20b.h.
#define IFLASH_NB_OF_LOCK_BITS (64u) |
Definition at line 621 of file same70n20b.h.
#define IFLASH_NB_OF_PAGES (2048u) |
Definition at line 620 of file same70n20b.h.
#define IFLASH_PAGE_SIZE (512u) |
Definition at line 618 of file same70n20b.h.
#define IFLASH_SIZE (0x100000u) |
Definition at line 617 of file same70n20b.h.
#define IRAM_ADDR (0x20400000u) |
Internal RAM base address
Definition at line 630 of file same70n20b.h.
#define IRAM_SIZE (0x60000u) |
Definition at line 622 of file same70n20b.h.
#define IROM_ADDR (0x00800000u) |
Internal ROM base address
Definition at line 628 of file same70n20b.h.
#define ITCM_ADDR (0x00000000u) |
Instruction Tightly Coupled Memory base address
Definition at line 626 of file same70n20b.h.
#define QSPIMEM_ADDR (0x80000000u) |
QSPI Memory base address
Definition at line 624 of file same70n20b.h.