25 #if defined ( __ICCARM__ )
26 #pragma system_include
27 #elif defined (__clang__)
28 #pragma clang system_header
31 #ifndef ARM_MPU_ARMV8_H
32 #define ARM_MPU_ARMV8_H
35 #define ARM_MPU_ATTR_DEVICE ( 0U )
38 #define ARM_MPU_ATTR_NON_CACHEABLE ( 4U )
46 #define ARM_MPU_ATTR_MEMORY_(NT, WB, RA, WA) \
47 (((NT & 1U) << 3U) | ((WB & 1U) << 2U) | ((RA & 1U) << 1U) | (WA & 1U))
50 #define ARM_MPU_ATTR_DEVICE_nGnRnE (0U)
53 #define ARM_MPU_ATTR_DEVICE_nGnRE (1U)
56 #define ARM_MPU_ATTR_DEVICE_nGRE (2U)
59 #define ARM_MPU_ATTR_DEVICE_GRE (3U)
65 #define ARM_MPU_ATTR(O, I) (((O & 0xFU) << 4U) | (((O & 0xFU) != 0U) ? (I & 0xFU) : ((I & 0x3U) << 2U)))
68 #define ARM_MPU_SH_NON (0U)
71 #define ARM_MPU_SH_OUTER (2U)
74 #define ARM_MPU_SH_INNER (3U)
80 #define ARM_MPU_AP_(RO, NP) (((RO & 1U) << 1U) | (NP & 1U))
89 #define ARM_MPU_RBAR(BASE, SH, RO, NP, XN) \
90 ((BASE & MPU_RBAR_BASE_Msk) | \
91 ((SH << MPU_RBAR_SH_Pos) & MPU_RBAR_SH_Msk) | \
92 ((ARM_MPU_AP_(RO, NP) << MPU_RBAR_AP_Pos) & MPU_RBAR_AP_Msk) | \
93 ((XN << MPU_RBAR_XN_Pos) & MPU_RBAR_XN_Msk))
99 #define ARM_MPU_RLAR(LIMIT, IDX) \
100 ((LIMIT & MPU_RLAR_LIMIT_Msk) | \
101 ((IDX << MPU_RLAR_AttrIndx_Pos) & MPU_RLAR_AttrIndx_Msk) | \
104 #if defined(MPU_RLAR_PXN_Pos)
111 #define ARM_MPU_RLAR_PXN(LIMIT, PXN, IDX) \
112 ((LIMIT & MPU_RLAR_LIMIT_Msk) | \
113 ((PXN << MPU_RLAR_PXN_Pos) & MPU_RLAR_PXN_Msk) | \
114 ((IDX << MPU_RLAR_AttrIndx_Pos) & MPU_RLAR_AttrIndx_Msk) | \
132 MPU->CTRL = MPU_Control | MPU_CTRL_ENABLE_Msk;
133 #ifdef SCB_SHCSR_MEMFAULTENA_Msk
145 #ifdef SCB_SHCSR_MEMFAULTENA_Msk
148 MPU->CTRL &= ~MPU_CTRL_ENABLE_Msk;
157 MPU_NS->CTRL = MPU_Control | MPU_CTRL_ENABLE_Msk;
158 #ifdef SCB_SHCSR_MEMFAULTENA_Msk
170 #ifdef SCB_SHCSR_MEMFAULTENA_Msk
173 MPU_NS->CTRL &= ~MPU_CTRL_ENABLE_Msk;
184 const uint8_t reg = idx / 4U;
185 const uint32_t pos = ((idx % 4U) * 8U);
186 const uint32_t mask = 0xFFU << pos;
188 if (reg >= (
sizeof(mpu->MAIR) /
sizeof(mpu->MAIR[0]))) {
192 mpu->MAIR[reg] = ((mpu->MAIR[reg] & ~mask) | ((attr << pos) & mask));
272 __STATIC_INLINE void ARM_MPU_SetRegion_NS(uint32_t rnr, uint32_t rbar, uint32_t rlar)
286 for (i = 0U; i < len; ++i)
305 uint32_t rnrBase = rnr & ~(MPU_TYPE_RALIASES-1U);
306 uint32_t rnrOffset = rnr % MPU_TYPE_RALIASES;
309 while ((rnrOffset + cnt) > MPU_TYPE_RALIASES) {
310 uint32_t c = MPU_TYPE_RALIASES - rnrOffset;
315 rnrBase += MPU_TYPE_RALIASES;