Go to the documentation of this file.
   20 #ifndef CS_ARMBASEINFO_H 
   21 #define CS_ARMBASEINFO_H 
   28 #define GET_REGINFO_ENUM 
   29 #include "ARMGenRegisterInfo.inc" 
  117                 default: 
return "BUGBUG";
 
  120                 case ARM_MB_LD: 
return HasV8 ? 
"ld" : 
"#0xd";
 
  185                 case ARM_R0:  
case ARM_R1:  
case ARM_R2:  
case ARM_R3:
 
  186                 case ARM_R4:  
case ARM_R5:  
case ARM_R6:  
case ARM_R7:
 
  
static const char * ARM_MB_MemBOptToString(unsigned val, bool HasV8)
ARMII_TOF
Target Operand Flag enum.
@ ARMII_ThumbArithFlagSetting
static const char * ARM_PROC_IFlagsToString(unsigned val)
static ARMCC_CondCodes ARMCC_getOppositeCondition(ARMCC_CondCodes CC)
static const char * ARM_ISB_InstSyncBOptToString(unsigned val)
static const char * ARM_PROC_IModToString(unsigned val)
static bool isARMLowRegister(unsigned Reg)
@ ARMII_MO_HI16_NONLAZY_PIC
@ ARMII_MO_LO16_NONLAZY_PIC
ARMII_AddrMode
ARM Addressing Modes.
static const char * ARMCC_ARMCondCodeToString(ARMCC_CondCodes CC)
static const char * ARMII_AddrModeToString(ARMII_AddrMode addrmode)
grpc
Author(s): 
autogenerated on Fri May 16 2025 02:57:43