Go to the source code of this file.
Macros | |
#define | REG_PWM1_CCNT0 (*(__I uint32_t*)0x4005C214U) |
(PWM1) PWM Channel Counter Register (ch_num = 0) More... | |
#define | REG_PWM1_CCNT1 (*(__I uint32_t*)0x4005C234U) |
(PWM1) PWM Channel Counter Register (ch_num = 1) More... | |
#define | REG_PWM1_CCNT2 (*(__I uint32_t*)0x4005C254U) |
(PWM1) PWM Channel Counter Register (ch_num = 2) More... | |
#define | REG_PWM1_CCNT3 (*(__I uint32_t*)0x4005C274U) |
(PWM1) PWM Channel Counter Register (ch_num = 3) More... | |
#define | REG_PWM1_CDTY0 (*(__IO uint32_t*)0x4005C204U) |
(PWM1) PWM Channel Duty Cycle Register (ch_num = 0) More... | |
#define | REG_PWM1_CDTY1 (*(__IO uint32_t*)0x4005C224U) |
(PWM1) PWM Channel Duty Cycle Register (ch_num = 1) More... | |
#define | REG_PWM1_CDTY2 (*(__IO uint32_t*)0x4005C244U) |
(PWM1) PWM Channel Duty Cycle Register (ch_num = 2) More... | |
#define | REG_PWM1_CDTY3 (*(__IO uint32_t*)0x4005C264U) |
(PWM1) PWM Channel Duty Cycle Register (ch_num = 3) More... | |
#define | REG_PWM1_CDTYUPD0 (*(__O uint32_t*)0x4005C208U) |
(PWM1) PWM Channel Duty Cycle Update Register (ch_num = 0) More... | |
#define | REG_PWM1_CDTYUPD1 (*(__O uint32_t*)0x4005C228U) |
(PWM1) PWM Channel Duty Cycle Update Register (ch_num = 1) More... | |
#define | REG_PWM1_CDTYUPD2 (*(__O uint32_t*)0x4005C248U) |
(PWM1) PWM Channel Duty Cycle Update Register (ch_num = 2) More... | |
#define | REG_PWM1_CDTYUPD3 (*(__O uint32_t*)0x4005C268U) |
(PWM1) PWM Channel Duty Cycle Update Register (ch_num = 3) More... | |
#define | REG_PWM1_CLK (*(__IO uint32_t*)0x4005C000U) |
(PWM1) PWM Clock Register More... | |
#define | REG_PWM1_CMPM0 (*(__IO uint32_t*)0x4005C138U) |
(PWM1) PWM Comparison 0 Mode Register More... | |
#define | REG_PWM1_CMPM1 (*(__IO uint32_t*)0x4005C148U) |
(PWM1) PWM Comparison 1 Mode Register More... | |
#define | REG_PWM1_CMPM2 (*(__IO uint32_t*)0x4005C158U) |
(PWM1) PWM Comparison 2 Mode Register More... | |
#define | REG_PWM1_CMPM3 (*(__IO uint32_t*)0x4005C168U) |
(PWM1) PWM Comparison 3 Mode Register More... | |
#define | REG_PWM1_CMPM4 (*(__IO uint32_t*)0x4005C178U) |
(PWM1) PWM Comparison 4 Mode Register More... | |
#define | REG_PWM1_CMPM5 (*(__IO uint32_t*)0x4005C188U) |
(PWM1) PWM Comparison 5 Mode Register More... | |
#define | REG_PWM1_CMPM6 (*(__IO uint32_t*)0x4005C198U) |
(PWM1) PWM Comparison 6 Mode Register More... | |
#define | REG_PWM1_CMPM7 (*(__IO uint32_t*)0x4005C1A8U) |
(PWM1) PWM Comparison 7 Mode Register More... | |
#define | REG_PWM1_CMPMUPD0 (*(__O uint32_t*)0x4005C13CU) |
(PWM1) PWM Comparison 0 Mode Update Register More... | |
#define | REG_PWM1_CMPMUPD1 (*(__O uint32_t*)0x4005C14CU) |
(PWM1) PWM Comparison 1 Mode Update Register More... | |
#define | REG_PWM1_CMPMUPD2 (*(__O uint32_t*)0x4005C15CU) |
(PWM1) PWM Comparison 2 Mode Update Register More... | |
#define | REG_PWM1_CMPMUPD3 (*(__O uint32_t*)0x4005C16CU) |
(PWM1) PWM Comparison 3 Mode Update Register More... | |
#define | REG_PWM1_CMPMUPD4 (*(__O uint32_t*)0x4005C17CU) |
(PWM1) PWM Comparison 4 Mode Update Register More... | |
#define | REG_PWM1_CMPMUPD5 (*(__O uint32_t*)0x4005C18CU) |
(PWM1) PWM Comparison 5 Mode Update Register More... | |
#define | REG_PWM1_CMPMUPD6 (*(__O uint32_t*)0x4005C19CU) |
(PWM1) PWM Comparison 6 Mode Update Register More... | |
#define | REG_PWM1_CMPMUPD7 (*(__O uint32_t*)0x4005C1ACU) |
(PWM1) PWM Comparison 7 Mode Update Register More... | |
#define | REG_PWM1_CMPV0 (*(__IO uint32_t*)0x4005C130U) |
(PWM1) PWM Comparison 0 Value Register More... | |
#define | REG_PWM1_CMPV1 (*(__IO uint32_t*)0x4005C140U) |
(PWM1) PWM Comparison 1 Value Register More... | |
#define | REG_PWM1_CMPV2 (*(__IO uint32_t*)0x4005C150U) |
(PWM1) PWM Comparison 2 Value Register More... | |
#define | REG_PWM1_CMPV3 (*(__IO uint32_t*)0x4005C160U) |
(PWM1) PWM Comparison 3 Value Register More... | |
#define | REG_PWM1_CMPV4 (*(__IO uint32_t*)0x4005C170U) |
(PWM1) PWM Comparison 4 Value Register More... | |
#define | REG_PWM1_CMPV5 (*(__IO uint32_t*)0x4005C180U) |
(PWM1) PWM Comparison 5 Value Register More... | |
#define | REG_PWM1_CMPV6 (*(__IO uint32_t*)0x4005C190U) |
(PWM1) PWM Comparison 6 Value Register More... | |
#define | REG_PWM1_CMPV7 (*(__IO uint32_t*)0x4005C1A0U) |
(PWM1) PWM Comparison 7 Value Register More... | |
#define | REG_PWM1_CMPVUPD0 (*(__O uint32_t*)0x4005C134U) |
(PWM1) PWM Comparison 0 Value Update Register More... | |
#define | REG_PWM1_CMPVUPD1 (*(__O uint32_t*)0x4005C144U) |
(PWM1) PWM Comparison 1 Value Update Register More... | |
#define | REG_PWM1_CMPVUPD2 (*(__O uint32_t*)0x4005C154U) |
(PWM1) PWM Comparison 2 Value Update Register More... | |
#define | REG_PWM1_CMPVUPD3 (*(__O uint32_t*)0x4005C164U) |
(PWM1) PWM Comparison 3 Value Update Register More... | |
#define | REG_PWM1_CMPVUPD4 (*(__O uint32_t*)0x4005C174U) |
(PWM1) PWM Comparison 4 Value Update Register More... | |
#define | REG_PWM1_CMPVUPD5 (*(__O uint32_t*)0x4005C184U) |
(PWM1) PWM Comparison 5 Value Update Register More... | |
#define | REG_PWM1_CMPVUPD6 (*(__O uint32_t*)0x4005C194U) |
(PWM1) PWM Comparison 6 Value Update Register More... | |
#define | REG_PWM1_CMPVUPD7 (*(__O uint32_t*)0x4005C1A4U) |
(PWM1) PWM Comparison 7 Value Update Register More... | |
#define | REG_PWM1_CMR0 (*(__IO uint32_t*)0x4005C200U) |
(PWM1) PWM Channel Mode Register (ch_num = 0) More... | |
#define | REG_PWM1_CMR1 (*(__IO uint32_t*)0x4005C220U) |
(PWM1) PWM Channel Mode Register (ch_num = 1) More... | |
#define | REG_PWM1_CMR2 (*(__IO uint32_t*)0x4005C240U) |
(PWM1) PWM Channel Mode Register (ch_num = 2) More... | |
#define | REG_PWM1_CMR3 (*(__IO uint32_t*)0x4005C260U) |
(PWM1) PWM Channel Mode Register (ch_num = 3) More... | |
#define | REG_PWM1_CMUPD0 (*(__O uint32_t*)0x4005C400U) |
(PWM1) PWM Channel Mode Update Register (ch_num = 0) More... | |
#define | REG_PWM1_CMUPD1 (*(__O uint32_t*)0x4005C420U) |
(PWM1) PWM Channel Mode Update Register (ch_num = 1) More... | |
#define | REG_PWM1_CMUPD2 (*(__O uint32_t*)0x4005C440U) |
(PWM1) PWM Channel Mode Update Register (ch_num = 2) More... | |
#define | REG_PWM1_CMUPD3 (*(__O uint32_t*)0x4005C460U) |
(PWM1) PWM Channel Mode Update Register (ch_num = 3) More... | |
#define | REG_PWM1_CPRD0 (*(__IO uint32_t*)0x4005C20CU) |
(PWM1) PWM Channel Period Register (ch_num = 0) More... | |
#define | REG_PWM1_CPRD1 (*(__IO uint32_t*)0x4005C22CU) |
(PWM1) PWM Channel Period Register (ch_num = 1) More... | |
#define | REG_PWM1_CPRD2 (*(__IO uint32_t*)0x4005C24CU) |
(PWM1) PWM Channel Period Register (ch_num = 2) More... | |
#define | REG_PWM1_CPRD3 (*(__IO uint32_t*)0x4005C26CU) |
(PWM1) PWM Channel Period Register (ch_num = 3) More... | |
#define | REG_PWM1_CPRDUPD0 (*(__O uint32_t*)0x4005C210U) |
(PWM1) PWM Channel Period Update Register (ch_num = 0) More... | |
#define | REG_PWM1_CPRDUPD1 (*(__O uint32_t*)0x4005C230U) |
(PWM1) PWM Channel Period Update Register (ch_num = 1) More... | |
#define | REG_PWM1_CPRDUPD2 (*(__O uint32_t*)0x4005C250U) |
(PWM1) PWM Channel Period Update Register (ch_num = 2) More... | |
#define | REG_PWM1_CPRDUPD3 (*(__O uint32_t*)0x4005C270U) |
(PWM1) PWM Channel Period Update Register (ch_num = 3) More... | |
#define | REG_PWM1_DIS (*(__O uint32_t*)0x4005C008U) |
(PWM1) PWM Disable Register More... | |
#define | REG_PWM1_DMAR (*(__O uint32_t*)0x4005C024U) |
(PWM1) PWM DMA Register More... | |
#define | REG_PWM1_DT0 (*(__IO uint32_t*)0x4005C218U) |
(PWM1) PWM Channel Dead Time Register (ch_num = 0) More... | |
#define | REG_PWM1_DT1 (*(__IO uint32_t*)0x4005C238U) |
(PWM1) PWM Channel Dead Time Register (ch_num = 1) More... | |
#define | REG_PWM1_DT2 (*(__IO uint32_t*)0x4005C258U) |
(PWM1) PWM Channel Dead Time Register (ch_num = 2) More... | |
#define | REG_PWM1_DT3 (*(__IO uint32_t*)0x4005C278U) |
(PWM1) PWM Channel Dead Time Register (ch_num = 3) More... | |
#define | REG_PWM1_DTUPD0 (*(__O uint32_t*)0x4005C21CU) |
(PWM1) PWM Channel Dead Time Update Register (ch_num = 0) More... | |
#define | REG_PWM1_DTUPD1 (*(__O uint32_t*)0x4005C23CU) |
(PWM1) PWM Channel Dead Time Update Register (ch_num = 1) More... | |
#define | REG_PWM1_DTUPD2 (*(__O uint32_t*)0x4005C25CU) |
(PWM1) PWM Channel Dead Time Update Register (ch_num = 2) More... | |
#define | REG_PWM1_DTUPD3 (*(__O uint32_t*)0x4005C27CU) |
(PWM1) PWM Channel Dead Time Update Register (ch_num = 3) More... | |
#define | REG_PWM1_ELMR (*(__IO uint32_t*)0x4005C07CU) |
(PWM1) PWM Event Line 0 Mode Register More... | |
#define | REG_PWM1_ENA (*(__O uint32_t*)0x4005C004U) |
(PWM1) PWM Enable Register More... | |
#define | REG_PWM1_ETRG1 (*(__IO uint32_t*)0x4005C42CU) |
(PWM1) PWM External Trigger Register (trg_num = 1) More... | |
#define | REG_PWM1_ETRG2 (*(__IO uint32_t*)0x4005C44CU) |
(PWM1) PWM External Trigger Register (trg_num = 2) More... | |
#define | REG_PWM1_FCR (*(__O uint32_t*)0x4005C064U) |
(PWM1) PWM Fault Clear Register More... | |
#define | REG_PWM1_FMR (*(__IO uint32_t*)0x4005C05CU) |
(PWM1) PWM Fault Mode Register More... | |
#define | REG_PWM1_FPE (*(__IO uint32_t*)0x4005C06CU) |
(PWM1) PWM Fault Protection Enable Register More... | |
#define | REG_PWM1_FPV1 (*(__IO uint32_t*)0x4005C068U) |
(PWM1) PWM Fault Protection Value Register 1 More... | |
#define | REG_PWM1_FPV2 (*(__IO uint32_t*)0x4005C0C0U) |
(PWM1) PWM Fault Protection Value 2 Register More... | |
#define | REG_PWM1_FSR (*(__I uint32_t*)0x4005C060U) |
(PWM1) PWM Fault Status Register More... | |
#define | REG_PWM1_IDR1 (*(__O uint32_t*)0x4005C014U) |
(PWM1) PWM Interrupt Disable Register 1 More... | |
#define | REG_PWM1_IDR2 (*(__O uint32_t*)0x4005C038U) |
(PWM1) PWM Interrupt Disable Register 2 More... | |
#define | REG_PWM1_IER1 (*(__O uint32_t*)0x4005C010U) |
(PWM1) PWM Interrupt Enable Register 1 More... | |
#define | REG_PWM1_IER2 (*(__O uint32_t*)0x4005C034U) |
(PWM1) PWM Interrupt Enable Register 2 More... | |
#define | REG_PWM1_IMR1 (*(__I uint32_t*)0x4005C018U) |
(PWM1) PWM Interrupt Mask Register 1 More... | |
#define | REG_PWM1_IMR2 (*(__I uint32_t*)0x4005C03CU) |
(PWM1) PWM Interrupt Mask Register 2 More... | |
#define | REG_PWM1_ISR1 (*(__I uint32_t*)0x4005C01CU) |
(PWM1) PWM Interrupt Status Register 1 More... | |
#define | REG_PWM1_ISR2 (*(__I uint32_t*)0x4005C040U) |
(PWM1) PWM Interrupt Status Register 2 More... | |
#define | REG_PWM1_LEBR1 (*(__IO uint32_t*)0x4005C430U) |
(PWM1) PWM Leading-Edge Blanking Register (trg_num = 1) More... | |
#define | REG_PWM1_LEBR2 (*(__IO uint32_t*)0x4005C450U) |
(PWM1) PWM Leading-Edge Blanking Register (trg_num = 2) More... | |
#define | REG_PWM1_OOV (*(__IO uint32_t*)0x4005C044U) |
(PWM1) PWM Output Override Value Register More... | |
#define | REG_PWM1_OS (*(__IO uint32_t*)0x4005C048U) |
(PWM1) PWM Output Selection Register More... | |
#define | REG_PWM1_OSC (*(__O uint32_t*)0x4005C050U) |
(PWM1) PWM Output Selection Clear Register More... | |
#define | REG_PWM1_OSCUPD (*(__O uint32_t*)0x4005C058U) |
(PWM1) PWM Output Selection Clear Update Register More... | |
#define | REG_PWM1_OSS (*(__O uint32_t*)0x4005C04CU) |
(PWM1) PWM Output Selection Set Register More... | |
#define | REG_PWM1_OSSUPD (*(__O uint32_t*)0x4005C054U) |
(PWM1) PWM Output Selection Set Update Register More... | |
#define | REG_PWM1_SCM (*(__IO uint32_t*)0x4005C020U) |
(PWM1) PWM Sync Channels Mode Register More... | |
#define | REG_PWM1_SCUC (*(__IO uint32_t*)0x4005C028U) |
(PWM1) PWM Sync Channels Update Control Register More... | |
#define | REG_PWM1_SCUP (*(__IO uint32_t*)0x4005C02CU) |
(PWM1) PWM Sync Channels Update Period Register More... | |
#define | REG_PWM1_SCUPUPD (*(__O uint32_t*)0x4005C030U) |
(PWM1) PWM Sync Channels Update Period Update Register More... | |
#define | REG_PWM1_SMMR (*(__IO uint32_t*)0x4005C0B0U) |
(PWM1) PWM Stepper Motor Mode Register More... | |
#define | REG_PWM1_SR (*(__I uint32_t*)0x4005C00CU) |
(PWM1) PWM Status Register More... | |
#define | REG_PWM1_SSPR (*(__IO uint32_t*)0x4005C0A0U) |
(PWM1) PWM Spread Spectrum Register More... | |
#define | REG_PWM1_SSPUP (*(__O uint32_t*)0x4005C0A4U) |
(PWM1) PWM Spread Spectrum Update Register More... | |
#define | REG_PWM1_VERSION (*(__I uint32_t*)0x4005C0FCU) |
(PWM1) Version Register More... | |
#define | REG_PWM1_WPCR (*(__O uint32_t*)0x4005C0E4U) |
(PWM1) PWM Write Protection Control Register More... | |
#define | REG_PWM1_WPSR (*(__I uint32_t*)0x4005C0E8U) |
(PWM1) PWM Write Protection Status Register More... | |
Copyright (c) 2015-2018 Microchip Technology Inc. and its subsidiaries.
Definition in file pwm1.h.
#define REG_PWM1_CCNT0 (*(__I uint32_t*)0x4005C214U) |
#define REG_PWM1_CCNT1 (*(__I uint32_t*)0x4005C234U) |
#define REG_PWM1_CCNT2 (*(__I uint32_t*)0x4005C254U) |
#define REG_PWM1_CCNT3 (*(__I uint32_t*)0x4005C274U) |
#define REG_PWM1_CDTY0 (*(__IO uint32_t*)0x4005C204U) |
#define REG_PWM1_CDTY1 (*(__IO uint32_t*)0x4005C224U) |
#define REG_PWM1_CDTY2 (*(__IO uint32_t*)0x4005C244U) |
#define REG_PWM1_CDTY3 (*(__IO uint32_t*)0x4005C264U) |
#define REG_PWM1_CDTYUPD0 (*(__O uint32_t*)0x4005C208U) |
#define REG_PWM1_CDTYUPD1 (*(__O uint32_t*)0x4005C228U) |
#define REG_PWM1_CDTYUPD2 (*(__O uint32_t*)0x4005C248U) |
#define REG_PWM1_CDTYUPD3 (*(__O uint32_t*)0x4005C268U) |
#define REG_PWM1_CLK (*(__IO uint32_t*)0x4005C000U) |
#define REG_PWM1_CMPM0 (*(__IO uint32_t*)0x4005C138U) |
#define REG_PWM1_CMPM1 (*(__IO uint32_t*)0x4005C148U) |
#define REG_PWM1_CMPM2 (*(__IO uint32_t*)0x4005C158U) |
#define REG_PWM1_CMPM3 (*(__IO uint32_t*)0x4005C168U) |
#define REG_PWM1_CMPM4 (*(__IO uint32_t*)0x4005C178U) |
#define REG_PWM1_CMPM5 (*(__IO uint32_t*)0x4005C188U) |
#define REG_PWM1_CMPM6 (*(__IO uint32_t*)0x4005C198U) |
#define REG_PWM1_CMPM7 (*(__IO uint32_t*)0x4005C1A8U) |
#define REG_PWM1_CMPMUPD0 (*(__O uint32_t*)0x4005C13CU) |
#define REG_PWM1_CMPMUPD1 (*(__O uint32_t*)0x4005C14CU) |
#define REG_PWM1_CMPMUPD2 (*(__O uint32_t*)0x4005C15CU) |
#define REG_PWM1_CMPMUPD3 (*(__O uint32_t*)0x4005C16CU) |
#define REG_PWM1_CMPMUPD4 (*(__O uint32_t*)0x4005C17CU) |
#define REG_PWM1_CMPMUPD5 (*(__O uint32_t*)0x4005C18CU) |
#define REG_PWM1_CMPMUPD6 (*(__O uint32_t*)0x4005C19CU) |
#define REG_PWM1_CMPMUPD7 (*(__O uint32_t*)0x4005C1ACU) |
#define REG_PWM1_CMPV0 (*(__IO uint32_t*)0x4005C130U) |
#define REG_PWM1_CMPV1 (*(__IO uint32_t*)0x4005C140U) |
#define REG_PWM1_CMPV2 (*(__IO uint32_t*)0x4005C150U) |
#define REG_PWM1_CMPV3 (*(__IO uint32_t*)0x4005C160U) |
#define REG_PWM1_CMPV4 (*(__IO uint32_t*)0x4005C170U) |
#define REG_PWM1_CMPV5 (*(__IO uint32_t*)0x4005C180U) |
#define REG_PWM1_CMPV6 (*(__IO uint32_t*)0x4005C190U) |
#define REG_PWM1_CMPV7 (*(__IO uint32_t*)0x4005C1A0U) |
#define REG_PWM1_CMPVUPD0 (*(__O uint32_t*)0x4005C134U) |
#define REG_PWM1_CMPVUPD1 (*(__O uint32_t*)0x4005C144U) |
#define REG_PWM1_CMPVUPD2 (*(__O uint32_t*)0x4005C154U) |
#define REG_PWM1_CMPVUPD3 (*(__O uint32_t*)0x4005C164U) |
#define REG_PWM1_CMPVUPD4 (*(__O uint32_t*)0x4005C174U) |
#define REG_PWM1_CMPVUPD5 (*(__O uint32_t*)0x4005C184U) |
#define REG_PWM1_CMPVUPD6 (*(__O uint32_t*)0x4005C194U) |
#define REG_PWM1_CMPVUPD7 (*(__O uint32_t*)0x4005C1A4U) |
#define REG_PWM1_CMR0 (*(__IO uint32_t*)0x4005C200U) |
#define REG_PWM1_CMR1 (*(__IO uint32_t*)0x4005C220U) |
#define REG_PWM1_CMR2 (*(__IO uint32_t*)0x4005C240U) |
#define REG_PWM1_CMR3 (*(__IO uint32_t*)0x4005C260U) |
#define REG_PWM1_CMUPD0 (*(__O uint32_t*)0x4005C400U) |
#define REG_PWM1_CMUPD1 (*(__O uint32_t*)0x4005C420U) |
#define REG_PWM1_CMUPD2 (*(__O uint32_t*)0x4005C440U) |
#define REG_PWM1_CMUPD3 (*(__O uint32_t*)0x4005C460U) |
#define REG_PWM1_CPRD0 (*(__IO uint32_t*)0x4005C20CU) |
#define REG_PWM1_CPRD1 (*(__IO uint32_t*)0x4005C22CU) |
#define REG_PWM1_CPRD2 (*(__IO uint32_t*)0x4005C24CU) |
#define REG_PWM1_CPRD3 (*(__IO uint32_t*)0x4005C26CU) |
#define REG_PWM1_CPRDUPD0 (*(__O uint32_t*)0x4005C210U) |
#define REG_PWM1_CPRDUPD1 (*(__O uint32_t*)0x4005C230U) |
#define REG_PWM1_CPRDUPD2 (*(__O uint32_t*)0x4005C250U) |
#define REG_PWM1_CPRDUPD3 (*(__O uint32_t*)0x4005C270U) |
#define REG_PWM1_DIS (*(__O uint32_t*)0x4005C008U) |
#define REG_PWM1_DMAR (*(__O uint32_t*)0x4005C024U) |
#define REG_PWM1_DT0 (*(__IO uint32_t*)0x4005C218U) |
#define REG_PWM1_DT1 (*(__IO uint32_t*)0x4005C238U) |
#define REG_PWM1_DT2 (*(__IO uint32_t*)0x4005C258U) |
#define REG_PWM1_DT3 (*(__IO uint32_t*)0x4005C278U) |
#define REG_PWM1_DTUPD0 (*(__O uint32_t*)0x4005C21CU) |
#define REG_PWM1_DTUPD1 (*(__O uint32_t*)0x4005C23CU) |
#define REG_PWM1_DTUPD2 (*(__O uint32_t*)0x4005C25CU) |
#define REG_PWM1_DTUPD3 (*(__O uint32_t*)0x4005C27CU) |
#define REG_PWM1_ELMR (*(__IO uint32_t*)0x4005C07CU) |
#define REG_PWM1_ENA (*(__O uint32_t*)0x4005C004U) |
#define REG_PWM1_ETRG1 (*(__IO uint32_t*)0x4005C42CU) |
#define REG_PWM1_ETRG2 (*(__IO uint32_t*)0x4005C44CU) |
#define REG_PWM1_FCR (*(__O uint32_t*)0x4005C064U) |
#define REG_PWM1_FMR (*(__IO uint32_t*)0x4005C05CU) |
#define REG_PWM1_FPE (*(__IO uint32_t*)0x4005C06CU) |
#define REG_PWM1_FPV1 (*(__IO uint32_t*)0x4005C068U) |
#define REG_PWM1_FPV2 (*(__IO uint32_t*)0x4005C0C0U) |
#define REG_PWM1_FSR (*(__I uint32_t*)0x4005C060U) |
#define REG_PWM1_IDR1 (*(__O uint32_t*)0x4005C014U) |
#define REG_PWM1_IDR2 (*(__O uint32_t*)0x4005C038U) |
#define REG_PWM1_IER1 (*(__O uint32_t*)0x4005C010U) |
#define REG_PWM1_IER2 (*(__O uint32_t*)0x4005C034U) |
#define REG_PWM1_IMR1 (*(__I uint32_t*)0x4005C018U) |
#define REG_PWM1_IMR2 (*(__I uint32_t*)0x4005C03CU) |
#define REG_PWM1_ISR1 (*(__I uint32_t*)0x4005C01CU) |
#define REG_PWM1_ISR2 (*(__I uint32_t*)0x4005C040U) |
#define REG_PWM1_LEBR1 (*(__IO uint32_t*)0x4005C430U) |
#define REG_PWM1_LEBR2 (*(__IO uint32_t*)0x4005C450U) |
#define REG_PWM1_OOV (*(__IO uint32_t*)0x4005C044U) |
#define REG_PWM1_OS (*(__IO uint32_t*)0x4005C048U) |
#define REG_PWM1_OSC (*(__O uint32_t*)0x4005C050U) |
#define REG_PWM1_OSCUPD (*(__O uint32_t*)0x4005C058U) |
#define REG_PWM1_OSS (*(__O uint32_t*)0x4005C04CU) |
#define REG_PWM1_OSSUPD (*(__O uint32_t*)0x4005C054U) |
#define REG_PWM1_SCM (*(__IO uint32_t*)0x4005C020U) |
#define REG_PWM1_SCUC (*(__IO uint32_t*)0x4005C028U) |
#define REG_PWM1_SCUP (*(__IO uint32_t*)0x4005C02CU) |
#define REG_PWM1_SCUPUPD (*(__O uint32_t*)0x4005C030U) |
#define REG_PWM1_SMMR (*(__IO uint32_t*)0x4005C0B0U) |
#define REG_PWM1_SR (*(__I uint32_t*)0x4005C00CU) |
#define REG_PWM1_SSPR (*(__IO uint32_t*)0x4005C0A0U) |
#define REG_PWM1_SSPUP (*(__O uint32_t*)0x4005C0A4U) |
#define REG_PWM1_VERSION (*(__I uint32_t*)0x4005C0FCU) |
#define REG_PWM1_WPCR (*(__O uint32_t*)0x4005C0E4U) |