34 #ifndef _SAME70_SUPC_COMPONENT_ 35 #define _SAME70_SUPC_COMPONENT_ 43 #if !(defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) 52 __I uint32_t Reserved1[57];
57 #define SUPC_CR_VROFF (0x1u << 2) 58 #define SUPC_CR_VROFF_NO_EFFECT (0x0u << 2) 59 #define SUPC_CR_VROFF_STOP_VREG (0x1u << 2) 60 #define SUPC_CR_XTALSEL (0x1u << 3) 61 #define SUPC_CR_XTALSEL_NO_EFFECT (0x0u << 3) 62 #define SUPC_CR_XTALSEL_CRYSTAL_SEL (0x1u << 3) 63 #define SUPC_CR_KEY_Pos 24 64 #define SUPC_CR_KEY_Msk (0xffu << SUPC_CR_KEY_Pos) 65 #define SUPC_CR_KEY(value) ((SUPC_CR_KEY_Msk & ((value) << SUPC_CR_KEY_Pos))) 66 #define SUPC_CR_KEY_PASSWD (0xA5u << 24) 68 #define SUPC_SMMR_SMTH_Pos 0 69 #define SUPC_SMMR_SMTH_Msk (0xfu << SUPC_SMMR_SMTH_Pos) 70 #define SUPC_SMMR_SMTH(value) ((SUPC_SMMR_SMTH_Msk & ((value) << SUPC_SMMR_SMTH_Pos))) 71 #define SUPC_SMMR_SMSMPL_Pos 8 72 #define SUPC_SMMR_SMSMPL_Msk (0x7u << SUPC_SMMR_SMSMPL_Pos) 73 #define SUPC_SMMR_SMSMPL(value) ((SUPC_SMMR_SMSMPL_Msk & ((value) << SUPC_SMMR_SMSMPL_Pos))) 74 #define SUPC_SMMR_SMSMPL_SMD (0x0u << 8) 75 #define SUPC_SMMR_SMSMPL_CSM (0x1u << 8) 76 #define SUPC_SMMR_SMSMPL_32SLCK (0x2u << 8) 77 #define SUPC_SMMR_SMSMPL_256SLCK (0x3u << 8) 78 #define SUPC_SMMR_SMSMPL_2048SLCK (0x4u << 8) 79 #define SUPC_SMMR_SMRSTEN (0x1u << 12) 80 #define SUPC_SMMR_SMRSTEN_NOT_ENABLE (0x0u << 12) 81 #define SUPC_SMMR_SMRSTEN_ENABLE (0x1u << 12) 82 #define SUPC_SMMR_SMIEN (0x1u << 13) 83 #define SUPC_SMMR_SMIEN_NOT_ENABLE (0x0u << 13) 84 #define SUPC_SMMR_SMIEN_ENABLE (0x1u << 13) 86 #define SUPC_MR_BODRSTEN (0x1u << 12) 87 #define SUPC_MR_BODRSTEN_NOT_ENABLE (0x0u << 12) 88 #define SUPC_MR_BODRSTEN_ENABLE (0x1u << 12) 89 #define SUPC_MR_BODDIS (0x1u << 13) 90 #define SUPC_MR_BODDIS_ENABLE (0x0u << 13) 91 #define SUPC_MR_BODDIS_DISABLE (0x1u << 13) 92 #define SUPC_MR_ONREG (0x1u << 14) 93 #define SUPC_MR_ONREG_ONREG_UNUSED (0x0u << 14) 94 #define SUPC_MR_ONREG_ONREG_USED (0x1u << 14) 95 #define SUPC_MR_BKUPRETON (0x1u << 17) 96 #define SUPC_MR_OSCBYPASS (0x1u << 20) 97 #define SUPC_MR_OSCBYPASS_NO_EFFECT (0x0u << 20) 98 #define SUPC_MR_OSCBYPASS_BYPASS (0x1u << 20) 99 #define SUPC_MR_KEY_Pos 24 100 #define SUPC_MR_KEY_Msk (0xffu << SUPC_MR_KEY_Pos) 101 #define SUPC_MR_KEY(value) ((SUPC_MR_KEY_Msk & ((value) << SUPC_MR_KEY_Pos))) 102 #define SUPC_MR_KEY_PASSWD (0xA5u << 24) 104 #define SUPC_WUMR_SMEN (0x1u << 1) 105 #define SUPC_WUMR_SMEN_NOT_ENABLE (0x0u << 1) 106 #define SUPC_WUMR_SMEN_ENABLE (0x1u << 1) 107 #define SUPC_WUMR_RTTEN (0x1u << 2) 108 #define SUPC_WUMR_RTTEN_NOT_ENABLE (0x0u << 2) 109 #define SUPC_WUMR_RTTEN_ENABLE (0x1u << 2) 110 #define SUPC_WUMR_RTCEN (0x1u << 3) 111 #define SUPC_WUMR_RTCEN_NOT_ENABLE (0x0u << 3) 112 #define SUPC_WUMR_RTCEN_ENABLE (0x1u << 3) 113 #define SUPC_WUMR_LPDBCEN0 (0x1u << 5) 114 #define SUPC_WUMR_LPDBCEN0_NOT_ENABLE (0x0u << 5) 115 #define SUPC_WUMR_LPDBCEN0_ENABLE (0x1u << 5) 116 #define SUPC_WUMR_LPDBCEN1 (0x1u << 6) 117 #define SUPC_WUMR_LPDBCEN1_NOT_ENABLE (0x0u << 6) 118 #define SUPC_WUMR_LPDBCEN1_ENABLE (0x1u << 6) 119 #define SUPC_WUMR_LPDBCCLR (0x1u << 7) 120 #define SUPC_WUMR_LPDBCCLR_NOT_ENABLE (0x0u << 7) 121 #define SUPC_WUMR_LPDBCCLR_ENABLE (0x1u << 7) 122 #define SUPC_WUMR_WKUPDBC_Pos 12 123 #define SUPC_WUMR_WKUPDBC_Msk (0x7u << SUPC_WUMR_WKUPDBC_Pos) 124 #define SUPC_WUMR_WKUPDBC(value) ((SUPC_WUMR_WKUPDBC_Msk & ((value) << SUPC_WUMR_WKUPDBC_Pos))) 125 #define SUPC_WUMR_WKUPDBC_IMMEDIATE (0x0u << 12) 126 #define SUPC_WUMR_WKUPDBC_3_SLCK (0x1u << 12) 127 #define SUPC_WUMR_WKUPDBC_32_SLCK (0x2u << 12) 128 #define SUPC_WUMR_WKUPDBC_512_SLCK (0x3u << 12) 129 #define SUPC_WUMR_WKUPDBC_4096_SLCK (0x4u << 12) 130 #define SUPC_WUMR_WKUPDBC_32768_SLCK (0x5u << 12) 131 #define SUPC_WUMR_LPDBC_Pos 16 132 #define SUPC_WUMR_LPDBC_Msk (0x7u << SUPC_WUMR_LPDBC_Pos) 133 #define SUPC_WUMR_LPDBC(value) ((SUPC_WUMR_LPDBC_Msk & ((value) << SUPC_WUMR_LPDBC_Pos))) 134 #define SUPC_WUMR_LPDBC_DISABLE (0x0u << 16) 135 #define SUPC_WUMR_LPDBC_2_RTCOUT (0x1u << 16) 136 #define SUPC_WUMR_LPDBC_3_RTCOUT (0x2u << 16) 137 #define SUPC_WUMR_LPDBC_4_RTCOUT (0x3u << 16) 138 #define SUPC_WUMR_LPDBC_5_RTCOUT (0x4u << 16) 139 #define SUPC_WUMR_LPDBC_6_RTCOUT (0x5u << 16) 140 #define SUPC_WUMR_LPDBC_7_RTCOUT (0x6u << 16) 141 #define SUPC_WUMR_LPDBC_8_RTCOUT (0x7u << 16) 143 #define SUPC_WUIR_WKUPEN0 (0x1u << 0) 144 #define SUPC_WUIR_WKUPEN0_DISABLE (0x0u << 0) 145 #define SUPC_WUIR_WKUPEN0_ENABLE (0x1u << 0) 146 #define SUPC_WUIR_WKUPEN1 (0x1u << 1) 147 #define SUPC_WUIR_WKUPEN1_DISABLE (0x0u << 1) 148 #define SUPC_WUIR_WKUPEN1_ENABLE (0x1u << 1) 149 #define SUPC_WUIR_WKUPEN2 (0x1u << 2) 150 #define SUPC_WUIR_WKUPEN2_DISABLE (0x0u << 2) 151 #define SUPC_WUIR_WKUPEN2_ENABLE (0x1u << 2) 152 #define SUPC_WUIR_WKUPEN3 (0x1u << 3) 153 #define SUPC_WUIR_WKUPEN3_DISABLE (0x0u << 3) 154 #define SUPC_WUIR_WKUPEN3_ENABLE (0x1u << 3) 155 #define SUPC_WUIR_WKUPEN4 (0x1u << 4) 156 #define SUPC_WUIR_WKUPEN4_DISABLE (0x0u << 4) 157 #define SUPC_WUIR_WKUPEN4_ENABLE (0x1u << 4) 158 #define SUPC_WUIR_WKUPEN5 (0x1u << 5) 159 #define SUPC_WUIR_WKUPEN5_DISABLE (0x0u << 5) 160 #define SUPC_WUIR_WKUPEN5_ENABLE (0x1u << 5) 161 #define SUPC_WUIR_WKUPEN6 (0x1u << 6) 162 #define SUPC_WUIR_WKUPEN6_DISABLE (0x0u << 6) 163 #define SUPC_WUIR_WKUPEN6_ENABLE (0x1u << 6) 164 #define SUPC_WUIR_WKUPEN7 (0x1u << 7) 165 #define SUPC_WUIR_WKUPEN7_DISABLE (0x0u << 7) 166 #define SUPC_WUIR_WKUPEN7_ENABLE (0x1u << 7) 167 #define SUPC_WUIR_WKUPEN8 (0x1u << 8) 168 #define SUPC_WUIR_WKUPEN8_DISABLE (0x0u << 8) 169 #define SUPC_WUIR_WKUPEN8_ENABLE (0x1u << 8) 170 #define SUPC_WUIR_WKUPEN9 (0x1u << 9) 171 #define SUPC_WUIR_WKUPEN9_DISABLE (0x0u << 9) 172 #define SUPC_WUIR_WKUPEN9_ENABLE (0x1u << 9) 173 #define SUPC_WUIR_WKUPEN10 (0x1u << 10) 174 #define SUPC_WUIR_WKUPEN10_DISABLE (0x0u << 10) 175 #define SUPC_WUIR_WKUPEN10_ENABLE (0x1u << 10) 176 #define SUPC_WUIR_WKUPEN11 (0x1u << 11) 177 #define SUPC_WUIR_WKUPEN11_DISABLE (0x0u << 11) 178 #define SUPC_WUIR_WKUPEN11_ENABLE (0x1u << 11) 179 #define SUPC_WUIR_WKUPEN12 (0x1u << 12) 180 #define SUPC_WUIR_WKUPEN12_DISABLE (0x0u << 12) 181 #define SUPC_WUIR_WKUPEN12_ENABLE (0x1u << 12) 182 #define SUPC_WUIR_WKUPEN13 (0x1u << 13) 183 #define SUPC_WUIR_WKUPEN13_DISABLE (0x0u << 13) 184 #define SUPC_WUIR_WKUPEN13_ENABLE (0x1u << 13) 185 #define SUPC_WUIR_WKUPT0 (0x1u << 16) 186 #define SUPC_WUIR_WKUPT0_LOW (0x0u << 16) 187 #define SUPC_WUIR_WKUPT0_HIGH (0x1u << 16) 188 #define SUPC_WUIR_WKUPT1 (0x1u << 17) 189 #define SUPC_WUIR_WKUPT1_LOW (0x0u << 17) 190 #define SUPC_WUIR_WKUPT1_HIGH (0x1u << 17) 191 #define SUPC_WUIR_WKUPT2 (0x1u << 18) 192 #define SUPC_WUIR_WKUPT2_LOW (0x0u << 18) 193 #define SUPC_WUIR_WKUPT2_HIGH (0x1u << 18) 194 #define SUPC_WUIR_WKUPT3 (0x1u << 19) 195 #define SUPC_WUIR_WKUPT3_LOW (0x0u << 19) 196 #define SUPC_WUIR_WKUPT3_HIGH (0x1u << 19) 197 #define SUPC_WUIR_WKUPT4 (0x1u << 20) 198 #define SUPC_WUIR_WKUPT4_LOW (0x0u << 20) 199 #define SUPC_WUIR_WKUPT4_HIGH (0x1u << 20) 200 #define SUPC_WUIR_WKUPT5 (0x1u << 21) 201 #define SUPC_WUIR_WKUPT5_LOW (0x0u << 21) 202 #define SUPC_WUIR_WKUPT5_HIGH (0x1u << 21) 203 #define SUPC_WUIR_WKUPT6 (0x1u << 22) 204 #define SUPC_WUIR_WKUPT6_LOW (0x0u << 22) 205 #define SUPC_WUIR_WKUPT6_HIGH (0x1u << 22) 206 #define SUPC_WUIR_WKUPT7 (0x1u << 23) 207 #define SUPC_WUIR_WKUPT7_LOW (0x0u << 23) 208 #define SUPC_WUIR_WKUPT7_HIGH (0x1u << 23) 209 #define SUPC_WUIR_WKUPT8 (0x1u << 24) 210 #define SUPC_WUIR_WKUPT8_LOW (0x0u << 24) 211 #define SUPC_WUIR_WKUPT8_HIGH (0x1u << 24) 212 #define SUPC_WUIR_WKUPT9 (0x1u << 25) 213 #define SUPC_WUIR_WKUPT9_LOW (0x0u << 25) 214 #define SUPC_WUIR_WKUPT9_HIGH (0x1u << 25) 215 #define SUPC_WUIR_WKUPT10 (0x1u << 26) 216 #define SUPC_WUIR_WKUPT10_LOW (0x0u << 26) 217 #define SUPC_WUIR_WKUPT10_HIGH (0x1u << 26) 218 #define SUPC_WUIR_WKUPT11 (0x1u << 27) 219 #define SUPC_WUIR_WKUPT11_LOW (0x0u << 27) 220 #define SUPC_WUIR_WKUPT11_HIGH (0x1u << 27) 221 #define SUPC_WUIR_WKUPT12 (0x1u << 28) 222 #define SUPC_WUIR_WKUPT12_LOW (0x0u << 28) 223 #define SUPC_WUIR_WKUPT12_HIGH (0x1u << 28) 224 #define SUPC_WUIR_WKUPT13 (0x1u << 29) 225 #define SUPC_WUIR_WKUPT13_LOW (0x0u << 29) 226 #define SUPC_WUIR_WKUPT13_HIGH (0x1u << 29) 228 #define SUPC_SR_WKUPS (0x1u << 1) 229 #define SUPC_SR_WKUPS_NO (0x0u << 1) 230 #define SUPC_SR_WKUPS_PRESENT (0x1u << 1) 231 #define SUPC_SR_SMWS (0x1u << 2) 232 #define SUPC_SR_SMWS_NO (0x0u << 2) 233 #define SUPC_SR_SMWS_PRESENT (0x1u << 2) 234 #define SUPC_SR_BODRSTS (0x1u << 3) 235 #define SUPC_SR_BODRSTS_NO (0x0u << 3) 236 #define SUPC_SR_BODRSTS_PRESENT (0x1u << 3) 237 #define SUPC_SR_SMRSTS (0x1u << 4) 238 #define SUPC_SR_SMRSTS_NO (0x0u << 4) 239 #define SUPC_SR_SMRSTS_PRESENT (0x1u << 4) 240 #define SUPC_SR_SMS (0x1u << 5) 241 #define SUPC_SR_SMS_NO (0x0u << 5) 242 #define SUPC_SR_SMS_PRESENT (0x1u << 5) 243 #define SUPC_SR_SMOS (0x1u << 6) 244 #define SUPC_SR_SMOS_HIGH (0x0u << 6) 245 #define SUPC_SR_SMOS_LOW (0x1u << 6) 246 #define SUPC_SR_OSCSEL (0x1u << 7) 247 #define SUPC_SR_OSCSEL_RC (0x0u << 7) 248 #define SUPC_SR_OSCSEL_CRYST (0x1u << 7) 249 #define SUPC_SR_LPDBCS0 (0x1u << 13) 250 #define SUPC_SR_LPDBCS0_NO (0x0u << 13) 251 #define SUPC_SR_LPDBCS0_PRESENT (0x1u << 13) 252 #define SUPC_SR_LPDBCS1 (0x1u << 14) 253 #define SUPC_SR_LPDBCS1_NO (0x0u << 14) 254 #define SUPC_SR_LPDBCS1_PRESENT (0x1u << 14) 255 #define SUPC_SR_WKUPIS0 (0x1u << 16) 256 #define SUPC_SR_WKUPIS0_DIS (0x0u << 16) 257 #define SUPC_SR_WKUPIS0_EN (0x1u << 16) 258 #define SUPC_SR_WKUPIS1 (0x1u << 17) 259 #define SUPC_SR_WKUPIS1_DIS (0x0u << 17) 260 #define SUPC_SR_WKUPIS1_EN (0x1u << 17) 261 #define SUPC_SR_WKUPIS2 (0x1u << 18) 262 #define SUPC_SR_WKUPIS2_DIS (0x0u << 18) 263 #define SUPC_SR_WKUPIS2_EN (0x1u << 18) 264 #define SUPC_SR_WKUPIS3 (0x1u << 19) 265 #define SUPC_SR_WKUPIS3_DIS (0x0u << 19) 266 #define SUPC_SR_WKUPIS3_EN (0x1u << 19) 267 #define SUPC_SR_WKUPIS4 (0x1u << 20) 268 #define SUPC_SR_WKUPIS4_DIS (0x0u << 20) 269 #define SUPC_SR_WKUPIS4_EN (0x1u << 20) 270 #define SUPC_SR_WKUPIS5 (0x1u << 21) 271 #define SUPC_SR_WKUPIS5_DIS (0x0u << 21) 272 #define SUPC_SR_WKUPIS5_EN (0x1u << 21) 273 #define SUPC_SR_WKUPIS6 (0x1u << 22) 274 #define SUPC_SR_WKUPIS6_DIS (0x0u << 22) 275 #define SUPC_SR_WKUPIS6_EN (0x1u << 22) 276 #define SUPC_SR_WKUPIS7 (0x1u << 23) 277 #define SUPC_SR_WKUPIS7_DIS (0x0u << 23) 278 #define SUPC_SR_WKUPIS7_EN (0x1u << 23) 279 #define SUPC_SR_WKUPIS8 (0x1u << 24) 280 #define SUPC_SR_WKUPIS8_DIS (0x0u << 24) 281 #define SUPC_SR_WKUPIS8_EN (0x1u << 24) 282 #define SUPC_SR_WKUPIS9 (0x1u << 25) 283 #define SUPC_SR_WKUPIS9_DIS (0x0u << 25) 284 #define SUPC_SR_WKUPIS9_EN (0x1u << 25) 285 #define SUPC_SR_WKUPIS10 (0x1u << 26) 286 #define SUPC_SR_WKUPIS10_DIS (0x0u << 26) 287 #define SUPC_SR_WKUPIS10_EN (0x1u << 26) 288 #define SUPC_SR_WKUPIS11 (0x1u << 27) 289 #define SUPC_SR_WKUPIS11_DIS (0x0u << 27) 290 #define SUPC_SR_WKUPIS11_EN (0x1u << 27) 291 #define SUPC_SR_WKUPIS12 (0x1u << 28) 292 #define SUPC_SR_WKUPIS12_DIS (0x0u << 28) 293 #define SUPC_SR_WKUPIS12_EN (0x1u << 28) 294 #define SUPC_SR_WKUPIS13 (0x1u << 29) 295 #define SUPC_SR_WKUPIS13_DIS (0x0u << 29) 296 #define SUPC_SR_WKUPIS13_EN (0x1u << 29) 298 #define SYSC_VERSION_VERSION_Pos 0 299 #define SYSC_VERSION_VERSION_Msk (0xfffu << SYSC_VERSION_VERSION_Pos) 300 #define SYSC_VERSION_MFN_Pos 16 301 #define SYSC_VERSION_MFN_Msk (0x7u << SYSC_VERSION_MFN_Pos) __I uint32_t SYSC_VERSION
(Supc Offset: 0xFC) Version Register
__O uint32_t SUPC_CR
(Supc Offset: 0x00) Supply Controller Control Register
__IO uint32_t SUPC_WUIR
(Supc Offset: 0x10) Supply Controller Wake-up Inputs Register
__IO uint32_t SUPC_SMMR
(Supc Offset: 0x04) Supply Controller Supply Monitor Mode Register
__IO uint32_t SUPC_MR
(Supc Offset: 0x08) Supply Controller Mode Register
__IO uint32_t SUPC_WUMR
(Supc Offset: 0x0C) Supply Controller Wake-up Mode Register
__I uint32_t SUPC_SR
(Supc Offset: 0x14) Supply Controller Status Register